EasyManuals Logo
Home>Xilinx>Transceiver>Virtex-5 RocketIO GTP

Xilinx Virtex-5 RocketIO GTP User Manual

Xilinx Virtex-5 RocketIO GTP
316 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #71 background imageLoading...
Page #71 background image
Virtex-5 RocketIO GTP Transceiver User Guide www.xilinx.com 71
UG196 (v1.3) May 25, 2007
Clocking
R
Clocking from a Neighbor GTP_DUAL Tile
The external clock from one GTP_DUAL tile can be used to drive the CLKIN ports of
neighboring tiles. The example in Figure 5-5 uses the clock from one GTP_DUAL tile to
clock six neighboring tiles. A GTP_DUAL tile shares its clock with its neighbors using the
dedicated clock routing resources. Refer to Chapter 10, “GTP-to-Board Interface,” REFCLK
Guidelines for IBUFDS details.
Note:
The following rules must be observed when sharing a reference clock to ensure that jitter
margins for high-speed designs are met:
1. The number of GTP_DUAL tiles above the sourcing GTP_DUAL tile must not exceed three.
2. The number of GTP_DUAL tiles below the sourcing GTP_DUAL tile must not exceed three.
3. The total number of GTP_DUAL tiles sourced by the external clock pin pair
(MGTREFCLKN/MGTREFCLKP) must not exceed seven.
4. All the GTP_DUAL tiles between the source of the reference clock and a tile using the reference
clock, including the tile with a IBUFDS in use, must be instantiated in the design.
The maximum number of GTP transceivers that can be sourced by a single clock pin pair is
14. Designs with more than 14 transceivers require the use of multiple external clock pins
to ensure that the rules for controlling jitter are followed. When multiple clock pins are
used, an external buffer can be used to drive them from the same oscillator. The same
oscillator must be used when the GTP transceivers are combined to form a single channel
using channel bonding (see “Configurable Channel Bonding (Lane Deskew),” page 175).
Figure 5-5: Multiple GTP_DUAL Tiles with Shared Reference Clock
GTP_DUAL Tile
MGTREFCLKP
IBUFDS
MGTREFCLKN
CLKIN
GTP_DUAL Tile
CLKIN
GTP_DUAL Tile
CLKIN
GTP_DUAL Tile
CLKIN
GTP_DUAL Tile
CLKIN
GTP_DUAL Tile
CLKIN
GTP_DUAL Tile
CLKIN
UG196_c5_05_110306

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Xilinx Virtex-5 RocketIO GTP and is the answer not in the manual?

Xilinx Virtex-5 RocketIO GTP Specifications

General IconGeneral
BrandXilinx
ModelVirtex-5 RocketIO GTP
CategoryTransceiver
LanguageEnglish

Related product manuals