Break Module (BRK)
Break Module Registers
MC68HC908AB32
—
Rev. 1.0 Technical Data
MOTOROLA Break Module (BRK)
369
22.5.2 Stop Mode
A break interrupt causes exit from stop mode and sets the SBSW bit in
the break status register.
22.6 Break Module Registers
These registers control and monitor operation of the break module:
• Break status and control register (BRKSCR)
• Break address register high (BRKH)
• Break address register low (BRKL)
• SIM Break status register (SBSR)
• SIM Break flag control register (SBFCR)
22.6.1 Break Status and Control Register
The break status and control register (BRKSCR) contains break module
enable and status bits.
BRKE — Break Enable Bit
This read/write bit enables breaks on break address register matches.
Clear BRKE by writing a logic 0 to bit 7. Reset clears the BRKE bit.
1 = Breaks enabled on 16-bit address match
0 = Breaks disabled on 16-bit address match
Address: $FE0E
Bit 7 654321Bit 0
Read:
BRKE BRKA
000000
Write:
Reset: 00000000
= Unimplemented
Figure 22-3. Break Status and Control Register (BRKSCR)