RL78/F13, F14 CHAPTER 33 INSTRUCTION SET
R01UH0368EJ0210 Rev.2.10 1661
Dec 10, 2015
33.2 Operation List
Table 33-5. Operation List (1/18)
Notes 1. Number of CPU clocks (fCLK) when the internal RAM area, SFR area, or extended SFR area is accessed, or
when no data is accessed.
2. Number of CPU clocks (f
CLK) when the program memory area is accessed.
3. Except r = A
Remark Number of clock is when program exists in the internal ROM (flash memory) area. If fetching the instruction from
the internal RAM area, the number becomes double number plus 3 clocks at a maximum.
Instruction
Group
Mnemonic Operands Bytes Clocks Clocks Flag
Note 1 Note 2 Z AC CY
8-bit data
transfer
MOV r, #byte 2 1
ï€
r  byte
PSW, #byte 3 3
ï€
PSW  byte
× × ×
CS, #byte 3 1
ï€
CS  byte
ES, #byte 2 1
ï€
ES  byte
!addr16, #byte 4 1
ï€
(addr16)  byte
ES:!addr16, #byte 5 2
ï€
(ES, addr16)  byte
saddr, #byte 3 1
ï€
(saddr)  byte
sfr, #byte 3 1
ï€
sfr  byte
[DE+byte], #byte 3 1
ï€
(DE+byte)  byte
ES:[DE+byte],#byte 4 2
ï€
((ES, DE)+byte)  byte
[HL+byte], #byte 3 1
ï€
(HL+byte)  byte
ES:[HL+byte],#byte 4 2
ï€
((ES, HL)+byte)  byte
[SP+byte], #byte 3 1
ï€
(SP+byte)  byte
word[B], #byte 4 1
ï€
(B+word)  byte
ES:word[B], #byte 5 2
ï€
((ES, B)+word)  byte
word[C], #byte 4 1
ï€
(C+word)  byte
ES:word[C], #byte 5 2
ï€
((ES, C)+word)  byte
word[BC], #byte 4 1
ï€
(BC+word)  byte
ES:word[BC], #byte 5 2
ï€
((ES, BC)+word)  byte
A, r
Note 3
1 1
ï€
A  r
r, A
Note 3
1 1
ï€
r  A
A, PSW 2 1
ï€
A  PSW
PSW, A 2 3
ï€
PSW  A
× × ×
A, CS 2 1
ï€
A  CS
CS, A 2 1
ï€
CS  A
A, ES 2 1
ï€
A  ES
ES, A 2 1
ï€
ES  A
A, !addr16 3 1 4 A  (addr16)
A, ES:!addr16 4 2 5 A  (ES, addr16)
!addr16, A 3 1
ï€
(addr16)  A
ES:!addr16, A 4 2
ï€
(ES, addr16)  A
A, saddr 2 1
ï€
A  (saddr)
saddr, A 2 1
ï€
(saddr)  A