RL78/G1H CHAPTER 15 SERIAL INTERFACE IICA
R01UH0575EJ0120 Rev. 1.20 Page 478 of 920
Dec 22, 2016
15.5.17 Timing of I
2
C interrupt request (INTIICAn) occurrence
The timing of transmitting or receiving data and generation of interrupt request signal INTIICAn, and the value of
the IICA status register n (IICSn) when the INTIICAn signal is generated are shown below.
Remark 1. ST: Start condition
AD6 to AD0: Address
R/W
: Transfer direction specification
ACK: Acknowledge
D7 to D0: Data
SP: Stop condition
Remark 2. n = 0, 1