EasyManuals Logo
Home>Renesas>Microcontrollers>RL78/G15

Renesas RL78/G15 User Manual

Renesas RL78/G15
765 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #553 background imageLoading...
Page #553 background image
RL78/G15 CHAPTER 13 SERIAL INTERFACE IICA
R01UH0959EJ0110 Rev.1.10 Page 553 of 765
Mar 7, 2023
(5) When transmission is reserved, set the SPIE0 bit (bit 4 of the IICCTL00 register) to 1 so that an interrupt request is
generated when a stop condition is detected. Transfer is started when communication data is written to IICA shift
register 0 (IICA0) after the interrupt request has been generated. If the interrupt is not generated in response to the
detection of a stop condition, the device stops in the wait state because the interrupt request is not generated
when communication is started. However, it is not necessary to set the SPIE0 bit to 1 when detecting the MSTS0
bit (bit 7 of IICA status register 0 (IICS0)) by software.

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Renesas RL78/G15 and is the answer not in the manual?

Renesas RL78/G15 Specifications

General IconGeneral
BrandRenesas
ModelRL78/G15
CategoryMicrocontrollers
LanguageEnglish

Related product manuals